Loading [MathJax]/extensions/MathMenu.js
A tightly-coupled multi-core cluster with shared-memory HW accelerators | IEEE Conference Publication | IEEE Xplore

A tightly-coupled multi-core cluster with shared-memory HW accelerators


Abstract:

Tightly coupling hardware accelerators with processors is a well-known approach for boosting the efficiency of MPSoC platforms. The key design challenges in this area are...Show More

Abstract:

Tightly coupling hardware accelerators with processors is a well-known approach for boosting the efficiency of MPSoC platforms. The key design challenges in this area are: (i) streamlining accelerator definition and instantiation and (ii) developing architectural templates and run-time techniques for minimizing the cost of communication and synchronization between processors and accelerators. In this paper we present an architecture featuring tightly-coupled processors and hardware processing units (HWPU), with zero-copy communication. We also provide a simple programming API, which simplifies the process of offloading jobs to HWPUs.
Date of Conference: 16-19 July 2012
Date Added to IEEE Xplore: 10 January 2013
ISBN Information:
Conference Location: Samos, Greece

Contact IEEE to Subscribe

References

References is not available for this document.