A 45-ns 64-Mb DRAM with a merged match-line test architecture | IEEE Journals & Magazine | IEEE Xplore