A 1.3-cycle lock time, non-PLL/DLL clock multiplier based on direct clock cycle interpolation for "clock on demand" | IEEE Journals & Magazine | IEEE Xplore