A 0.016 mm2 0.26--W/MHz 60–240-MHz Digital PLL With Delay-Modulating Clock Buffer in 65 nm CMOS | IEEE Journals & Magazine | IEEE Xplore