A Flexible, Low-Power Analog PLL for SoC and Processors in 14nm CMOS | IEEE Journals & Magazine | IEEE Xplore