A 0.18 /spl mu/m CMOS logic technology with dual gate oxide and low-k interconnect for high-performance and low-power applications | IEEE Conference Publication | IEEE Xplore