Loading [a11y]/accessibility-menu.js
Hermes: Secure heterogeneous multicore architecture design | IEEE Conference Publication | IEEE Xplore

Hermes: Secure heterogeneous multicore architecture design


Abstract:

The emergence of general-purpose system-on-chip (SoC) architectures has given rise to a number of significant security challenges. The current trend in SoC design is syst...Show More

Abstract:

The emergence of general-purpose system-on-chip (SoC) architectures has given rise to a number of significant security challenges. The current trend in SoC design is system-level integration of heterogeneous technologies consisting of a large number of processing elements such as programmable RISC cores, memory, DSPs, and accelerator function units/ASIC. These processing elements may come from different providers, and application executable code may have varying levels of trust. Some of the pressing architecture design questions are: (1) how to implement multi-level user-defined security; (2) how to optimally and securely share resources and data among processing elements. In this work, we develop a secure multicore architecture, named Hermes. It represents a new architectural framework that integrates multiple processing elements (called tenants) of secure and non-secure cores into the same chip design while (a) maintaining individual tenant security, (b) preventing data leakage and corruption, and (c) promoting collaboration among the tenants. The Hermes architecture is based on a programmable secure router interface and a trust-aware routing algorithm. With 17% hardware overhead, it enables the implementation of processing-element-oblivious secure multicore systems with a programmable distributed group key management scheme.
Date of Conference: 01-05 May 2017
Date Added to IEEE Xplore: 19 June 2017
ISBN Information:
Conference Location: Mclean, VA, USA

Contact IEEE to Subscribe

References

References is not available for this document.