A study of 28nm LDMOS HCI improvement by layout optimization | IEEE Conference Publication | IEEE Xplore