Processor array design with FPGA area constraint | IEEE Journals & Magazine | IEEE Xplore