High-performance sub-0.08 /spl mu/m CMOS with dual gate oxide and 9.7 ps inverter delay | IEEE Conference Publication | IEEE Xplore