A study of narrow transistor layout proximity effects for 28nm Poly/SiON logic technology | IEEE Conference Publication | IEEE Xplore