A digital to time converter with fully digital calibration scheme for ultra-low power ADPLL in 40 nm CMOS | IEEE Conference Publication | IEEE Xplore