Reusable cryptographic VLSI core based on the SAFER K-128 algorithm with 251.8 Mbit/s throughput | IEEE Conference Publication | IEEE Xplore