CPU Architecture Based on a Hardware Scheduler and Independent Pipeline Registers | IEEE Journals & Magazine | IEEE Xplore