48nm Pitch cu dual-damascene interconnects using self aligned double patterning scheme | IEEE Conference Publication | IEEE Xplore