Process and local layout effect interaction on a high performance planar 20nm CMOS | IEEE Conference Publication | IEEE Xplore