Circuit design for nuclear radiation test of CMOS multiplier chips | IEEE Journals & Magazine | IEEE Xplore