Spintronics primitive gate with high error correction efficiency 6(Perror)2 for logic-in memory architecture | IEEE Conference Publication | IEEE Xplore