2 GHz low power double edge triggered flip-flop in 65nm CMOS technology | IEEE Conference Publication | IEEE Xplore