A low power 100 MHz all digital delay-locked loop | IEEE Conference Publication | IEEE Xplore