Additional check node to improve the performance of LDPC codes in the error floor region | IEEE Conference Publication | IEEE Xplore