VLSI design of area-efficient memory access architectures for quasi-cyclic LDPC codes | IEEE Conference Publication | IEEE Xplore