A 0.25 /spl mu/m CMOS/SIMOX PLL clock generator embedded in a gate array LSI with 5 to 400 MHz lock range | IEEE Conference Publication | IEEE Xplore