A 3.5 ns, 2 K×9 self timed SRAM | IEEE Conference Publication | IEEE Xplore