Modeling of digital background calibration with signal-dependent dithering for a 14-bit, 100-MS/s pipelined ADC | IEEE Conference Publication | IEEE Xplore