An IEEE 1500 compatible wrapper architecture for testing cores at transaction level | IEEE Conference Publication | IEEE Xplore