A 5-GHz fractional-N phase-locked loop with spur reduction technique in 0.13-μm CMOS | IEEE Conference Publication | IEEE Xplore