A challenge of 45 nm extreme low-k chip using Cu pillar bump as 1st interconnection | IEEE Conference Publication | IEEE Xplore