Low-noise fractional-N PLL design with mixed-mode triple-input LC VCO in 65nm CMOS | IEEE Conference Publication | IEEE Xplore