Autonomous, Multilevel Ring Tuning Scheme for Post-Silicon Active Clock Deskewing Over Intra-Die Variations | IEEE Journals & Magazine | IEEE Xplore