New Layout Arrangement to Improve ESD Robustness of Large-Array High-Voltage nLDMOS | IEEE Journals & Magazine | IEEE Xplore