Loading [MathJax]/extensions/MathMenu.js
Test methods and ICs for high-speed serdes | IEEE Conference Publication | IEEE Xplore
Scheduled Maintenance: On Monday, 30 June, IEEE Xplore will undergo scheduled maintenance from 1:00-2:00 PM ET (1800-1900 UTC).
On Tuesday, 1 July, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (1800-2200 UTC).
During these times, there may be intermittent impact on performance. We apologize for any inconvenience.

Test methods and ICs for high-speed serdes


Abstract:

This session addresses test challenges associated with high speed I/Os including adaptive equalization, die-to-die link interoperability, and PLL characterization. Adapti...Show More

Abstract:

This session addresses test challenges associated with high speed I/Os including adaptive equalization, die-to-die link interoperability, and PLL characterization. Adaptive equalization (e.g., decision feedback equalization (DFE)) has become important as data rates approach 6 Gbps or higher, and test and characterization are challenging because DFE is embedded in a complex feedback loop. Embedded I/Os in a multiple chip modules pose unique challenges because there are no observable test pins available. PLL circuits are widely used in SERDES, and characterizing its bandwidth and peaking using an on-chip circuit simplifies the data capture and analysis.
Date of Conference: 13-16 September 2009
Date Added to IEEE Xplore: 09 October 2009
ISBN Information:

ISSN Information:

Conference Location: San Jose, CA, USA

Contact IEEE to Subscribe