A 250-622 MHz deskew and jitter-suppressed clock buffer using a frequencyand delay-locked two-loop architecture | IEEE Conference Publication | IEEE Xplore