Exploring multiplier architecture and layout for low power | IEEE Conference Publication | IEEE Xplore