A 200 MHz CMOS phase-locked loop with dual phase detectors | IEEE Conference Publication | IEEE Xplore