Timing characterization and layout of a low power differential C2MOS flip flop in 0.35μm technology | IEEE Conference Publication | IEEE Xplore