Implementing a 2-Gbs 1024-bit ½-rate low-density parity-check code decoder in three-dimensional integrated circuits | IEEE Conference Publication | IEEE Xplore