A Sub-600mV, Fluctuation tolerant 65nm CMOS SRAM Array with Dynamic Cell Biasing | IEEE Conference Publication | IEEE Xplore