A Low Jitter CMOS PLL Clock Synthesizer with 20-400 MHz Locking Range | IEEE Conference Publication | IEEE Xplore