Efficient Highly-Parallel Decoder Architecture for Quasi-Cyclic Low-Density Parity-Check Codes | IEEE Conference Publication | IEEE Xplore