Digital phase-locked loop with wide lock-in range using fractional divider | IEEE Conference Publication | IEEE Xplore