A 1.5% jitter PLL clock generation system for a 500-MHz RISC processor | IEEE Conference Publication | IEEE Xplore