A logic-to-logic comparator for VLSI layout verification | IEEE Journals & Magazine | IEEE Xplore