Optimizing reliability in a two-level distributed architecture for wafer scale integration | IEEE Conference Publication | IEEE Xplore