Three-dimensional wafer stacking via Cu-Cu bonding integrated with 65-nm strained-Si/low-k CMOS technology | IEEE Journals & Magazine | IEEE Xplore