A 1.2-V 0.25-/spl mu/m clock output pixel architecture with wide dynamic range and self-offset cancellation | IEEE Journals & Magazine | IEEE Xplore