A 10 Gb/s CMOS half-rate clock and data recovery circuit with direct bang-bang tuning | IEEE Conference Publication | IEEE Xplore