A 0.168/spl mu/m/sup 2//0.11/spl mu/m/sup 2/ highly scalable high performance embedded DRAM cell for 90/65-nm logic applications | IEEE Conference Publication | IEEE Xplore