Top-down design of a low-power multi-channel 2.5-Gbit/s/channel gated oscillator clock-recovery circuit | IEEE Conference Publication | IEEE Xplore