Low-power on-chip bus architecture using dynamic relative delays | IEEE Conference Publication | IEEE Xplore